×
Register Here to Apply for Jobs or Post Jobs. X

US_East | Electrical​/Electronics & Semiconductors Engineer_L

Job in Santa Clara, Santa Clara County, California, 95053, USA
Listing for: Expedite Technology Solutions
Full Time position
Listed on 2026-01-12
Job specializations:
  • Engineering
    Systems Engineer, Electronics Engineer
Salary/Wage Range or Industry Benchmark: 125000 - 150000 USD Yearly USD 125000.00 150000.00 YEAR
Job Description & How to Apply Below
Position: US_East | Electrical / Electronics & Semiconductors Engineer_L3

Possible 3 Month CTH | No Fees | Do Not Re-Post| Confidential

TMR : # JYTONZ

Role: SOC Design Verification Engineer

Work location:

Santa Clara, CA (Hybrid 3 days at the office). Close to a location.

Background and Meet and Greet: MANDATORY

Job Description

Minimum Qualifications
  • Track record of 'first-pass success' in ASIC development cycles.
  • Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience.
  • 8 to 10 years of hands-on experience in System Verilog/UVM methodology
  • Experience in one or more of the following areas along with functional verification—SV Assertions, Formal, Emulation.
  • Experience in EDA tools and scripting (Python, TCL, Perl, Shell) used to build tools and flows for verification environments.
Preferred Qualifications
  • Experience verifying GPU/CPU designs.
  • Experience in development of UVM based verification environments from scratch.
  • Experience with Design verification of Data-center applications like Video, AI/ML and Networking designs.
  • Experience with revision control systems like Mercurial(Hg), Git or SVN.
  • Experience with IP or integration verification of high-speed interfaces like PCIe, DDR, Ethernet.
  • Experience working across and building relationships with cross-functional design, model and emulation teams.
Key Responsibilities
  • Define and implement SoC verification plans, build verification test benches to enable sub-system/SoC level verification.
  • Develop functional tests based on verification test plan.
  • Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage.
  • Debug, root-cause and resolve functional failures in the design, partnering with the Design team.
  • Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality.
  • Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry.
What are the Mandatory skills and skill proficiencies required for this position?
  • UVM/SV (Priority:
    1)
  • Python/TCL/Perl (Priority:
    3)
  • Synopsys/Cadence EDA Design/Verification tools (Priority:
    1)

The following details must accompany your submission:

  • First Name, Middle name, and Last Name:
  • City and State:
  • Open to Relocate?
  • Rate:
  • Availability:
  • Phone #:
  • Mobile #:
  • Email address:
  • Visa type:
  • Visa Expiration Date:
  • Hiring Status:

Abner Alburez - ERM

*** North America

Tel.: +***

#J-18808-Ljbffr
To View & Apply for jobs on this site that accept applications from your location or country, tap the button below to make a Search.
(If this job is in fact in your jurisdiction, then you may be using a Proxy or VPN to access this site, and to progress further, you should change your connectivity to another mobile device or PC).
 
 
 
Search for further Jobs Here:
(Try combinations for better Results! Or enter less keywords for broader Results)
Location
Increase/decrease your Search Radius (miles)

Job Posting Language
Employment Category
Education (minimum level)
Filters
Education Level
Experience Level (years)
Posted in last:
Salary