×
Register Here to Apply for Jobs or Post Jobs. X

Senior​/Principal Physical Design Engineer

Job in London, Greater London, EC1A, England, UK
Listing for: Fractile Ltd
Full Time position
Listed on 2026-01-07
Job specializations:
  • Engineering
    Systems Engineer, Electronics Engineer, Electrical Engineering, Hardware Engineer
Job Description & How to Apply Below
Position: Senior/Principal Physical Design Engineer New

Senior/Principal Physical Design Engineer

London

Fractile’s mission is to enable a new chapter in the AI revolution. We’re pioneering AI innovation where hardware and software join to create something extraordinary, unlocking the power of the world’s largest language models with speed increases of x100. Our team is rapidly expanding, and we're searching for visionary engineers, scientists, and thinkers who share our passion for pushing boundaries and redefining what's possible.

If you're ready to join a dynamic group of innovators shaping AI's future, we want to hear from you!

We are seeking a highly skilled Senior/Principal Physical Design Engineer to contribute to our next-generation chip designs. As a Physical Design Engineer, you will be responsible for the end-to‑end implementation of complex IC physical designs, from synthesis to sign-off. You will collaborate with cross‑functional teams, including logic design, verification, and process technology, to optimise performance, power, and area (PPA) while ensuring design integrity and manufacturability.

Key Responsibilities:

  • Drive the physical implementation of ASIC/SoC designs, including floor planning, placement, clock tree synthesis (CTS), routing, and sign-off.
  • Work on synthesis, timing analysis (STA), and optimisation to achieve the best PPA metrics.
  • Perform power planning and analysis, addressing IR drop, electromigration, and low‑power design techniques.
  • Ensure design rule check (DRC), layout vs. schematic (LVS), and other physical verification compliance.
  • Collaborate with DFT engineers to integrate design‑for‑test (DFT) structures into the physical implementation.
  • Develop flows in EDA tools such as Cadence Innovus, Synopsys ICC2, Mentor Graphics Calibre, and others.
  • Interface with foundries and process engineers to ensure manufacturability and yield optimisation.
  • Work closely with RTL and architecture teams to drive design feasibility, constraints, and physical‑aware RTL design.

Preferred Qualifications:

  • Bachelor’ Master’s or PhD in Electrical Engineering, Computer Engineering, or a related field.
  • 7+ years of experience in physical design for advanced technology nodes (e.g., 7nm, 5nm, or below).
  • Strong proficiency in EDA tools for place & route, STA, and sign‑off.
  • Solid understanding of CMOS technology, semiconductor physics, and process limitations.
  • Experience with low‑power design methodologies, power optimisation techniques, and multi‑power domain architectures.
  • Expertise in timing closure, signal integrity, IR drop analysis, and formal verification.
  • Proficiency in scripting languages like TCL, Perl, or Python for automation.
  • Excellent problem‑solving skills, communication, and teamwork in a collaborative design environment.
  • Experience in high-performance computing (HPC), AI accelerators, or networking chips.
#J-18808-Ljbffr
Position Requirements
10+ Years work experience
Note that applications are not being accepted from your jurisdiction for this job currently via this jobsite. Candidate preferences are the decision of the Employer or Recruiting Agent, and are controlled by them alone.
To Search, View & Apply for jobs on this site that accept applications from your location or country, tap here to make a Search:
 
 
 
Search for further Jobs Here:
(Try combinations for better Results! Or enter less keywords for broader Results)
Location
Increase/decrease your Search Radius (miles)

Job Posting Language
Employment Category
Education (minimum level)
Filters
Education Level
Experience Level (years)
Posted in last:
Salary