×
Register Here to Apply for Jobs or Post Jobs. X

ASIC DFT Engineer

Job in Fort Collins, Larimer County, Colorado, 80523, USA
Listing for: Broadcom Inc.
Full Time position
Listed on 2026-01-16
Job specializations:
  • Engineering
    Electronics Engineer, Software Engineer
Salary/Wage Range or Industry Benchmark: 108000 - 172800 USD Yearly USD 108000.00 172800.00 YEAR
Job Description & How to Apply Below
*
* Please Note:

**** 1. If you are a first time user, please create your candidate login account before you apply for a job. (Click Sign In  Create Account)
**** 2. If you already have a Candidate Account, please Sign-In before you apply.**##
*
* Job Description:

** Broadcom's ASIC Product Division (APD) is seeking candidates for a DFT position at our  Fort Collins, Colorado, Development Center. The successful candidate will be responsible for leading DFT programs all the way from chip level DFT specification, through to implementation and verification culminating in successfully releasing products to production.

The candidate would be required to work on various phases of SoC DFT related activities for APD's designs – DFT Architecture, Test insertion and verification, Pattern generation, Coverage improvement, Post silicon debug and yield improvement to meet the product test metrics. It involves working with the Physical Design & STA team for DFT mode timing closure. The role could also involve direct interaction with external customers.

It is expected that you can code using TCL, PERL, RUBY, PYTHON, C++ or similar.
** Responsibilities:
*** Understanding Broadcom & customer DFT feature requirements & DPPM goals & defining appropriate DFT specifications for the ASIC
* Implementing DFT, including Scan, MBIST, TAP, LBIST, IO, Ser Des and other I/P DFT integration
* Working closely with STA and DI Engineers design closure for test
* Generating, Verifying & Debugging Test vectors before tape release.
* Validating & Debugging Test vectors on ATE during the silicon bring up phase
* Assisting with silicon failure analysis, diagnostics & yield improvement efforts
* Interfacing with the customer, physical design and test engineering/manufacturing teams located globally
* Working closely with I/P DFT engineers & other stakeholders
* Debugging customer returned parts on the ATE
* Innovating newer DFT solutions to solve testability problems in 3nm & beyond
* Automating DFT & Test Vector Generation flows
** Skills/

Experience:

*** Strong DFT background (such as IO and Analog DFT, ATPG and/or Scan, BIST, and others)
* Scan Insertion and scan compression background (DFT Compiler, Mentor Test Kompress, etc.)
* Logic BIST design and debug experience
* Well-versed in ATPG vector generation, simulation, and  debugging. (Tetra Max, Fastscan)
* Experience in Verilog coding, testbench generation & simulation
* Memory BIST insertion and verification experience on embedded  (SRAM, CAM, eDRAM, ROM)
* Boundary scan Verification and test vector generation. Should have good knowledge in IEEE
1149.1 and IEEE
1149.6
* Basic knowledge Test-STA and constraints
* Strong background on IEE
1687, IJTAG, ICL and PDL
* The ability to work in a multi-disciplined, cross-department environment
* Solid knowledge in analog and digital circuit design, and device physics fundamentals
* Good understanding of Si processing, logical and physical synthesis, and transistor reliability principles
* Excellent problem solving, debug, root cause analysis and communication skills
* Strong understanding of statistical process control and data analysis techniques to drive silicon yield improvements and quality metrics
* Project management capabilities to track and prioritize competing deliverables across cross-functional stakeholders including Test Engineering, Reliability, and Operations.
* Experience working on ATE is a plus
* Experience with Serdes, DDR, PCIE, ENET, CXL IOBIST verification and silicon debug is a plus
* Experience working on Tessent SSN is a plus
*
* Education & Experience:

*** Bachelors in Electrical/Electronic/Computer Engineering and 8+ years of relevant industry experience or Masters Degree in Electrical/Electronic/Computer Engineering and 6+ years of relevant industry experience
** Additional

Job Description:

**** Compensation and Benefits
** The annual base salary range for this position is $108,000 - $172,800.  This position is also eligible for a discretionary annual bonus in accordance with relevant plan documents, and equity in accordance with equity plan documents and equity award agreements.

Broadcom offers a competitive and comprehensive benefits package:
Medical…
To View & Apply for jobs on this site that accept applications from your location or country, tap the button below to make a Search.
(If this job is in fact in your jurisdiction, then you may be using a Proxy or VPN to access this site, and to progress further, you should change your connectivity to another mobile device or PC).
 
 
 
Search for further Jobs Here:
(Try combinations for better Results! Or enter less keywords for broader Results)
Location
Increase/decrease your Search Radius (miles)

Job Posting Language
Employment Category
Education (minimum level)
Filters
Education Level
Experience Level (years)
Posted in last:
Salary