×
Register Here to Apply for Jobs or Post Jobs. X

CAD Engineer, Silicon Learning and Static Timing Analysis

Job in Austin, Travis County, Texas, 78716, USA
Listing for: Apple Inc.
Full Time position
Listed on 2026-01-12
Job specializations:
  • Engineering
    Systems Engineer, Electrical Engineering, Electronics Engineer
Salary/Wage Range or Industry Benchmark: 80000 - 100000 USD Yearly USD 80000.00 100000.00 YEAR
Job Description & How to Apply Below

CAD Engineer, Silicon Learning and Static Timing Analysis

Do you love tackling highly complex challenges with a keen eye towards revealing what has been hidden to others? Do you intrinsically understand the difference between correlation and causation? As part of our Silicon Technologies group, youʼll help design and manufacture our next-generation, high-performance, power-efficient processor, system-on-chip (SoC) working on leading edge semiconductor technology nodes where the hidden details make a real difference in performance, power, and area.

Youʼll ensure Apple products and services can seamlessly and efficiently handle the tasks that make them beloved by millions. Joining this group means youʼll be responsible for crafting and building the technology that fuels Appleʼs devices. Together, you and your team will enable our customers to do all the things they love with their devices and things that they haven’t yet imagined  this critical role, you will be responsible for analyzing silicon performance data and incorporating the learnings back into static timing analysis tools, flows, margins, and design closure methodologies to drive continuous improvements in Apple products.

You will help refine our understanding of advanced silicon to truly optimize performance and battery life in phones, laptops, and products not yet dreamt of.

Description
  • Work with design teams, DFT, CAD, and product engineering to design experiments, analyze results and refine design methodologies applied across all silicon design at Apple.
  • Data mining and analysis of silicon data to establish correlation metrics to design closure activities including Static Timing Analysis
  • Develop and deploy design closure margins and methodologies targeted to optimize power/performance tradeoffs which have material impact on the final products
Minimum Qualifications
  • Minimum requirement of BS + 10 years of relevant industry experience
  • Coding experience in one or more of C, Perl, Python, or Tcl
Preferred Qualifications
  • Experience working in static timing analysis, DFT, physical design, failure analysis or CAD
  • Static Timing Analysis with Primetime, Tempus, or equivalent
  • Solid C, Perl, Python or Tcl coding/debug skills coupled with an understanding of the design challenges in advanced technology nodes
  • Fundamentals of statistics, hypothesis testing, data mining, Machine Learning and Design of Experiments.
  • Prior exposure to DFT, Tetramax, Tessent, silicon debug, or semiconductor processing is a plus.

Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant .

#J-18808-Ljbffr
To View & Apply for jobs on this site that accept applications from your location or country, tap the button below to make a Search.
(If this job is in fact in your jurisdiction, then you may be using a Proxy or VPN to access this site, and to progress further, you should change your connectivity to another mobile device or PC).
 
 
 
Search for further Jobs Here:
(Try combinations for better Results! Or enter less keywords for broader Results)
Location
Increase/decrease your Search Radius (miles)

Job Posting Language
Employment Category
Education (minimum level)
Filters
Education Level
Experience Level (years)
Posted in last:
Salary